Showing posts with label LETI. Show all posts
Showing posts with label LETI. Show all posts

May 18, 2022

Leti Innovation Days 2022


CEA-Leti 3-day flagship event featuring industry leader's presentations

The chip shortage has brought with it an extraordinary boost to Moore's Law. 
 Discover policy maker and tech leader strategic decisions on downscaling, 
"More than Moore electronics" and other future technologies for components.
 Identify key emerging technologies to grow your business.
 
Get back to real-life networking! 
In-person event on June 21-23, in Grenoble, France


Plenary Session
A plenary session will gather high-level keynote speakers to discuss novel tech strategies to foster out performance. As our world continues to change rapidly and we reach a key turning point in the electronics industry, hear from CEOs, executives and decision makers in order to better understand and meet the challenges of exponential demand for smart electronics in our daily lives. Join us to innovate and participate as a game changer.
6 Workshops: choose yours!
  • New Paradigms for Computing Workshop
  • Satellite Communication Workshop
  • SMEs & the International Market Workshop
  • More than Moore Workshop
  • Sustainability Workshop
  • Healthcare Workshop
Exhibition Networking
  • Live demos: Discover more than 40 live demos and network with potential partners.
  • Startup Corner: Don't miss out on the startup corner to learn about the latest tech offers.
  • Business Meetings: Book meetings with experts to discuss your innovation project.
  • Forum Area: Listen 15 minute sales-oriented pitches. Discover the latest developments offered by CEA-Leti startups and local SMEs specializing in microelectronics.
  • Networking: Join us for two evening receptions.

Jul 8, 2019

Leti Workshop at SISPAD 2019

Leti is pleased to invite you to attend our ‘Advanced Simulations for Emerging Non-Volatile Memory Technologies’ seminar, which is organized as an official satellite event of the 2019 IEEE SISPAD Conference (http://www.sispad2019.org). By the proposed seminar, we will emphasize how simulation and modeling support memory technology developments and device behavior understanding.

This event will held on Tuesday, September 3rd from 5:00 PM to 7:30 PM, Palazzo di Toppo Wassermann, Università degli Studi di Udine, Udine, Italy (i.e. at the SISPAD 2019 conference location).
PROGRAM

  • Welcome and Introduction – T. Poiroux
  • Innovative non-volatile memory technologies: a revolution for the storage towards a memory that thinks – G. Navarro
  • Electro-thermal and material simulations for PCM – O. Cueto
  • Multiphase field method for the simulation of the complex phase changes in PCM – R. Bayle
  • Invited talk: Self-consistent TCAD simulation of chemical reactions within electronic devices. Application to CBRAM and OxRAM – Silvaco
  • Networking cocktail

Registration is free but, due to limited seats, please register just sending an email to thierry.poiroux@cea.fr and sebastien.martinie@cea.fr.

Feel free to share this invite with your colleagues !

Jul 20, 2016

Leti-UTSOI Compact Model

The Leti-UTSOI compact model is the only one to be totally dedicated to the FDSOI technology. In its recent version, the Leti-UTSOI model has reached its maturity. In collaboration with STM, its robustness was validated by successfully complying with the full test suite recommended by the CMC. The Leti-UTSOI model is now currently used at STM in the IC design division. It is now available in an industrial design-kit. The documentation and some model cards (typical) are available below:
The Leti-UTSOI Verilog-A code can also be obtained contacting LETI UTSOI Developers.


Leti-UTSOI Compact Model

The Leti-UTSOI compact model is the only one to be totally dedicated to the FDSOI technology. In its recent version, the Leti-UTSOI model has reached its maturity. In collaboration with STM, its robustness was validated by successfully complying with the full test suite recommended by the CMC. The Leti-UTSOI model is now currently used at STM in the IC design division. It is now available in an industrial design-kit. The documentation and some model cards (typical) are available below:
The Leti-UTSOI Verilog-A code can also be obtained contacting LETI UTSOI Developers.


Mar 16, 2015

[MOS-AK/DATE 2015 Workshop] CEA-Leti's predictive model takes FDSOI further

 CEA-Leti's predictive model takes FDSOI further 

During DATE 2015’s MOS-AK Workshop, CEA-Leti presented the newest version of its advanced compact model for ultra-thin body and buried oxide fully depleted SOI (UTBB-FDSOI) technology.

Fully Depleted Silicon On Insulator (FDSOI) is a planar process technology that relies on two primary innovations. First, an ultra-thin layer of insulator, called the buried oxide, is positioned on top of the base silicon.

Then, a very thin silicon film implements the transistor channel. Thanks to its thinness, there is no need to dope the channel, thus making the transistor fully depleted. The combination of these two innovations is called “ultra-thin body and buried oxide Fully Depleted SOI” or UTBB-FDSOI.

Back in 2013, CEA-Leti had deployed a first compact model, but working in close cooperation with STMicroelectronics, the research lab understood that more subtle back gate channelling effects had to be addressed to fully exploit the benefits of UTBB-FDSOI and to explore the transistors’ behaviour in more details.

New analytical equations were written from scratch for the Leti-UTSOI2.1 compact model, improving on the predictability and accuracy capabilities of the previous version, Leti-UTSOI2.

To date, other models from the University of Hiroshima, and from the University of Berkeley fail to account for inversion effects at the back interface, when a strong forward back bias (FBB) is applied, told us Thierry Poiroux, Leti research engineer and model co-developer.

More specifically, the French lab used a unique analytical resolution scheme for the calculation of surface potentials at both interfaces of the transistor body, offering a refined description of narrow-channel effects, with an improved accuracy of moderate inversion regime and gate tunnelling current modelling.

Because the model is analytical, it is much faster than any numerical simulation. It is now available in all major SPICE and Fast SPICE simulators through licences with EDA vendors and will allow fabless companies and IC designers to virtually explore different UTBB-FDSOI parameters within a given foundry process node. The new model can also be used by foundries and fabless companies to perform a predictive analysis of future nodes to come, in order to orient their ongoing process optimization.

for more information visit CEA-Leti at www.leti.fr

Nov 9, 2013

LETI Devices Workshop

The Churchill Hotel - 1914 Connecticut Ave. NW (across from the Hilton)
Washington D.C. 6-9 p.m on December 8, 2013

Inventing the future together: a stimulating discussion of our vision for silicon nanotechnologies in the next 10 years followed by a networking cocktail. Program is as follow:
  • Introduction (10min)
    Jean-René Lequepeys; VP Silicon Components Division 
  • Lithography cost-effective solutions for 1X nodes (15min)
    Serge Tedesco; Lithography Program Manager 
  • 3D: Dream and reality (15 min)
    Mark Scannell; Senior Business Development Manager 
  • High-performance and reliable resistive memories embedded in advanced logic CMOS technologies (15min)
    Barbara de Salvo; Advanced Memories Fellow
  • M&NEMS platforms: an enabler for the next generation of sensors in consumer electronics (15min)
    Hugues Metras; VP Strategic Partnerships, North America
  • CMOS technologies: our most power efficient solution today and our vision toward 10nm node and beyond (15 min)
    Maud Vinet; Advanced CMOS Manager
[read more...]