Jul 30, 2016

Jul 29, 2016

Optimization of CMOS-ISFET-Based Biomolecular Sensing: Analysis and Demonstration in DNA Detection https://t.co/t6fbc5xrR3 #papers


from Twitter https://twitter.com/wladek60

July 29, 2016 at 10:25AM
via IFTTT

Jul 26, 2016

#papers #TINA: Creating Analog Components with #Verilog-A https://t.co/TGtUANqt6b


from Twitter https://twitter.com/wladek60

July 26, 2016 at 01:44PM
via IFTTT

#nanoHub #papers: A Verilog-A Compact Model for Negative Capacitance FET https://t.co/m05FR5u0gR https://t.co/QpJoXZ3m98


from Twitter https://twitter.com/wladek60

July 26, 2016 at 01:42PM
via IFTTT

ESOF 2016 - #EC #Research & #Innovation https://t.co/CENYnfTIhl #papers #openinnovation https://t.co/TwOJ8wntia


from Twitter https://twitter.com/wladek60

July 26, 2016 at 10:06AM
via IFTTT

ESOF 2016 - #EC #Research & #Innovation https://t.co/CENYnfTIhl #papers #openinnovation


from Twitter https://twitter.com/wladek60

July 26, 2016 at 10:06AM
via IFTTT

Jul 25, 2016

FOSDEM 2017 - Next FOSDEM: 4 & 5 February 2017 https://t.co/xH7IAxXLyr #papers https://t.co/TlZzFKZVB9


from Twitter https://twitter.com/wladek60

July 25, 2016 at 04:59PM
via IFTTT

FOSDEM 2017 - Next FOSDEM: 4 & 5 February 2017 https://t.co/xH7IAxXLyr #papers


from Twitter https://twitter.com/wladek60

July 25, 2016 at 04:59PM
via IFTTT

Implementation and quality testing for HICUM/L2 compact models implemented in Verilog-A https://t.co/xXnNhTZcgb #papers


from Twitter https://twitter.com/wladek60

July 25, 2016 at 02:11PM
via IFTTT

Jul 22, 2016

VeSFET is a twin-gate device with 3D vertical terminals and channel based on SOI conventional CMOS https://t.co/AGiySLvzUj #papers


from Twitter https://twitter.com/wladek60

July 22, 2016 at 03:18PM
via IFTTT

Jul 20, 2016

Leti-UTSOI Compact Model

The Leti-UTSOI compact model is the only one to be totally dedicated to the FDSOI technology. In its recent version, the Leti-UTSOI model has reached its maturity. In collaboration with STM, its robustness was validated by successfully complying with the full test suite recommended by the CMC. The Leti-UTSOI model is now currently used at STM in the IC design division. It is now available in an industrial design-kit. The documentation and some model cards (typical) are available below:
The Leti-UTSOI Verilog-A code can also be obtained contacting LETI UTSOI Developers.


Leti-UTSOI Compact Model

The Leti-UTSOI compact model is the only one to be totally dedicated to the FDSOI technology. In its recent version, the Leti-UTSOI model has reached its maturity. In collaboration with STM, its robustness was validated by successfully complying with the full test suite recommended by the CMC. The Leti-UTSOI model is now currently used at STM in the IC design division. It is now available in an industrial design-kit. The documentation and some model cards (typical) are available below:
The Leti-UTSOI Verilog-A code can also be obtained contacting LETI UTSOI Developers.


LETI Compact Modeling Links

LETI compact modeling links points to the Workshops and Conferences:

MOS-AK (Modeling of Systems and Parameter Extraction Working Group)
S3S (IEEE SOI-3D Subthreshold Microelectronics Technology Unified Conference)

IEDM (IEEE International Electron Devices Meeting)
VLSI  (29th International Conference on VLSI Design)
SISPAD (Simulation of Semiconductor Processes and Devices)

Jul 17, 2016

Simple Yet Effective ESD Testing Methods for Higher Reliability https://t.co/5CaZptRQQr #semi #papers


from Twitter https://twitter.com/wladek60

July 17, 2016 at 01:08PM
via IFTTT

Jul 8, 2016

3year €33m European project REFERENCE to extend RF-SOI technology for above-1Gb/s 4G+ modules https://t.co/zlMd9QABXm #tech #feedly #papers


from Twitter https://twitter.com/wladek60

July 08, 2016 at 11:34PM
via IFTTT

An improved model for substrate in RF SOI MOSFET varactor https://t.co/iK16GyX82y #papers #feedly


from Twitter https://twitter.com/wladek60

July 08, 2016 at 10:12PM
via IFTTT

[mos-ak] [2nd Announcement and Call for Papers] MOS-AK ESSDERC/ESSCIRC Workshop; Lausanne September 12, 2016

 MOS-AK ESSDERC/ESSCIRC Workshop  
  Lausanne September 12, 2016 
   2nd Announcement and Call for Papers  

 Together with International MOS-AK Board of R&D Advisers: Larry Nagel, Omega Enterprises Consulting (USA), Andrei Vladimirescu, UCB (USA); ISEP (FR) and local workshop coordinator Jean-Michel Sallese, EPFL (CH) as well as all the Extended MOS-AK TPC Committee, we have pleasure to invite to the 14th consecutive MOS-AK ESSDERC/ESSCIRC Workshop which will be held at Swisstech Convention Centre in Lausanne on September 12, 2016. Planned MOS-AK workshop is organized with aims to strengthen a network and discussion forum among experts in the field, enhance open platform for information exchange related to compact/SPICE modeling and Verilog-A standardization, bring people in the compact modeling field together, as well as obtain feedback from technology developers, circuit designers, and CAD/EDA tool developers and vendors. 

Important Dates:
  • Call for Papers - June 2016
  • 2nd Announcement - July 2016
  • Final Workshop Program - August 2016
  • MOS-AK Workshop - Sept.12 2016
Venue:
Swisstech Convention Centre EPFL                                        
Route Louis-Favre 2
CH-1024 Ecublens

Topics to be covered include the following among other related to the compact/SPICE modeling :
  • Advances in semiconductor technologies and processing
  • Compact Modeling (CM) of the electron devices
  • Verilog-A language for CM standardization
  • New CM techniques and extraction software
  • Open Source TCAD/EDA modeling and simulation
  • CM of passive, active, sensors and actuators
  • Emerging Devices, TFT, CMOS and SOI-based memory cells
  • Microwave, RF device modeling, high voltage device modeling
  • Nanoscale CMOS devices and circuits
  • Technology R&D, DFY, DFT and reliability/ageing IC Designs
  • Foundry/Fabless Interface Strategies
Speakers: tentative list of MOS-AK Experts:
  • Marco Bellini, ABB (CH)
  • Mike Brinson, LondonMet, (UK)
  • Matthias Bucher, TUC (GR)
  • Mansun Chan, UST (HK)
  • James Greer, ASCENT, Tyndall (IE)
  • Benjamin Iniguez, URV (SP)
  • Alexander Kloes, THM (D)
  • Muhammad Nawaz, ABB (SE)
  • Denis Rideau, ST (F)
  • Jean-Michel Sallese, EPFL (CH)
  • Andrei Vladimirescu, UCB (USA); ISEP (FR); Keynote
  • Lining Zhang, UST (HK)
Online MOS-AK Abstract Submission:
Prospective authors should submit an abstract to abstracts@mos-ak.org

Online Workshop Registration:
http://esscirc-essderc2016.epfl.ch/registration
(any related inquiries can be sent to register@mos-ak.org)

Postworkshop Publications:
Selected best MOS-AK technical presentation will be recommended for further publication in a special issue of the International Journal of High Speed Electronics and Systems

Extended MOS-AK Committee
--
You received this message because you are subscribed to the Google Groups "mos-ak" group.
To unsubscribe from this group and stop receiving emails from it, send an email to mos-ak+unsubscribe@googlegroups.com.
To post to this group, send email to mos-ak@googlegroups.com.
Visit this group at https://groups.google.com/group/mos-ak.
For more options, visit https://groups.google.com/d/optout.

Jul 6, 2016

"Measurement and analysis techniques for device agnostic electrical cha" #papers by James E Moore https://t.co/ryg6hgFn5f


from Twitter https://twitter.com/wladek60

July 06, 2016 at 08:56AM
via IFTTT

Jul 1, 2016

Dual-Gate JFET #Modeling https://t.co/Cwroa516sK


from Twitter https://twitter.com/wladek60

July 01, 2016 at 04:20PM
via IFTTT

Tutorial on Signal Processing in Linux with Octave https://t.co/Lzoeytzqwt #todo #feedly #papers


from Twitter https://twitter.com/wladek60

July 01, 2016 at 08:13AM
via IFTTT